# UNIVERSITY OF SWAZILAND SUPPLEMENTARY EXAMINATIONS 2007/8

# **FACULTY OF SCIENCE**

### DEPARTMENT OF ELECTRONIC ENGINEERING

TITLE OF PAPER: ANALOGUE ELECTRONICS III

COURSE NUMBER: E511

TIME ALLOWED: THREE HOURS

## **INSTRUCTIONS:**

- 1. Answer any <u>FOUR</u> (4) of the following five questions.
- 2. Each question carries 25 marks.
- 4. If you think not enough data has been given in any question you may assume reasonable values.
- 5. A sheet containing some useful equations and other data is attached at the end of the examination paper.

THIS PAPER SHOULD NOT BE OPENED UNTIL PERMISSION HAS BEEN GIVEN BY THE INVIGILATOR

THIS PAPER CONTAINS SEVEN (7) PAGES INCLUDING THIS PAGE

# **QUESTION ONE (25 marks)**

- (a) In what mode should the BJTs of a basic current mirror operate? (1 mark)
- (b) A designer produced the circuit shown in Fig. Q.1b. Assume that transistors are matched. On testing the circuit it is found that is not operating properly. What is wrong with the circuit? How would you correct the mistake(s)? (6 marks)



Fig. Q1b

- (c) For the circuit shown in Fig. Q.1c assume that the transistors are matched, but the effect of the current gain β is not negligible.
  - (i) Find an exact expression for  $I_0/I_{ref}$  with and without the Early Effect. (9 marks)
  - (ii) Given that  $I_{ref} = 1 \text{ mA}$ ,  $V_{BE} = 0.7 \text{ V}$ ,  $V_{A2} = 75 \text{ V}$ ,  $\beta = 100 \text{ and } V_0 = 10 \text{ V}$ , find  $I_0$ . (2 marks)



(d) Explain why the circuit in Fig. Q.1d is better than that of the basic current mirror.

(7 marks)



Fig. Q1d

#### **QUESTION TWO** (25 marks)

An NMOS transistor circuit is shown in Fig. Q.2a. The transistor has (a)

$$V_t = 0.8 \text{ V}, \ \mu_n C_{ox} = 200 \ \mu\text{A/V}^2, \frac{W_1}{L_1} = 25 \text{ and } \lambda = 0$$

Find  $R_D$  and  $R_S$  so that the NMOS operates at  $I_D = 0.5$  mA and  $V_D = 1.0$  V with respect to ground. (12 marks)



The NMOS transistor in Fig Q.2b is to be designed to operate with  $V_D = 0.2 \text{ V}$  with (b) respect to ground. The transistor parameters are:



- (i) In what mode should the transistor be operating with the desired  $V_D$ ? (2 marks)
- (ii) Specify the value of  $R_D$  to meet the design condition. (7 marks)
- What is the effective  $r_{DS}$  of the transistor with this operating condition? (4 marks)

# **QUESTION THREE** (25 marks)

(a) Neglecting base currents show that the output d.c voltage V<sub>0</sub> of the circuit in Q. 3a is approximately 0 V. (10 marks)



- (b) A diode and a resistor of 300  $\Omega$  are connected in series to a 1.6 V d.c. power supply. The diode is specified as having  $V_D = 0.7$  V at  $I_D = 1$  mA.
  - (i) Find a rough estimate of the current in the diode. (2 marks)
  - (ii) If the diode has n = 2, find a more accurate value (with 3 significant figure accuracy) for the current and voltage across the diode using an iterative procedure. Note that you must work with 4 significant figures to get a result accurate to 3 significant figures.

(13 marks)

# **QUESTION FOUR** (25 marks)

- (a) A BJT differential amplifier has 300 μA bias (tail) current.
  - (i) Find the  $g_m$  of each BJT and the differential input resistance. (4 marks)
  - (ii) Explain two methods by which the input resistance may be increased by a factor of 4. What are the consequences of using each of the methods you have given?

    (6 marks)
- (b) For the BJT differential amplifier shown in Fig. Q.4b calculate
  - (i) The differential input resistance, assuming  $\beta = 100$ . (3 marks)
  - (ii) The differential voltage gain. (2 marks)
  - (iii) The common mode gain assuming perfect matching. (2 marks)
  - (iv) The CMRR. (2 marks)
  - (v) The minimum common mode gain due to use of  $\pm 1.5\%$  tolerance resistors at the collectors. Neglect the effect of  $R_{ce}$ .



# **QUESTION FIVE** (25 marks)

(a) Assuming that the base currents are negligible, calculate the collector currents and collector voltages of all the transistors in the circuit shown in Fig. Q.5a. (12 marks)



- (b) (i) What is the functional difference between enhancement type and depletion type NMOS transistors? (4 marks)
  - (ii) Obtain the truth tables for the logic function F of the digital NMOS circuits shown in Fig. Q.5b.

    (9 marks)



Fig Q.5b

# 1. SOME USEFUL MOSFET EQUATIONS

$$i_D = k_n' \frac{W}{L} \left[ (v_{GS} - V_t) v_{DS} - \frac{1}{2} v_{DS}^2 \right]$$
 in triode region  
 $i_D = \frac{1}{2} k_n' \frac{W}{L} (v_{GS} - V_t)^2$  in saturation region

 $i_D = \frac{1}{2} k_n' \frac{W}{L} (v_{GS} - V_t)^2 (1 + \lambda v_{DS})$  in saturation region with Channel Modulation effect

# 2. BJT EBERS-MOLL EQUATIONS

$$i_{E} = \frac{I_{s}}{\alpha_{F}} \left( e^{\nu_{BE}/V_{T}} - 1 \right) - I_{s} \left( e^{\nu_{BC}/V_{T}} - 1 \right)$$

$$i_{C} = I_{s} \left( e^{\nu_{BE}/V_{T}} - 1 \right) - \frac{I_{s}}{\alpha_{R}} \left( e^{\nu_{BC}/V_{T}} - 1 \right)$$

$$i_{B} = \frac{I_{s}}{\beta_{F}} \left( e^{\nu_{BE}/V_{T}} - 1 \right) + \frac{I_{s}}{\beta_{R}} \left( e^{\nu_{BC}/V_{T}} - 1 \right)$$

3. Unless otherwise stated,  $V_{BE(ON)} = 0.7 \text{ V}$  and  $V_T = 0.025 \text{ V}$ .